



# Real Time Clock Module

**RX-8571LC** 

**EPSON TOYOCOM CORPORATION** 

#### NOTICE

- The material is subject to change without notice.
- Any part of this material may not be reproduced or duplicated in any form or any means without the written permission of Epson Toyocom.
- The information, applied circuit, program, usage etc., written in this material is just for reference. Epson Toyocom does not assume any liability for the occurrence of infringing any patent or copyright of a third party. This material does not authorize the licensing for any patent or intellectual copyrights.
- Any product described in this material may contain technology or the subject relating to strategic products under the control of the Foreign Exchange and Foreign Trade Law of Japan and may require an export licence from the Ministry of International Trade and industry or other approval from another government agency.
- You are requested not to use the products (and any technical information furnished, if any) for the development and/or manufacture of weapon of mass destruction or for other military purposes. You are also requested that you would not make the products available to any third party who may use the products for such prohibited purposes.
- These products are intended for general use in electronic equipment. When using them in specific applications that require extremely high reliability such as applications stated below, it is required to obtain the permission from Epson Toyocom in advance.

/ Space equipment (artificial satellites, rockets, etc) / Transportation vehicles and related (automobiles, aircraft, trains, vessels, etc) / Medical instruments to sustain life / Submarine transmitters / Power stations and related / Fire work equipment and security equipment / traffic control equipment

/ Power stations and related / Fire work equipment and security equipment / traffic control equipment / and others requiring equivalent reliability.

• In this manual for Epson Tyocom, product code and marking will still remain as previously identified prior to the merger.Due to the on going strategy of gradual unification of part numbers, please review product code and marking as they will change during the course of the coming months. We apologize for the inconvenience, but we will eventually have a unified part numbering system for Epson Toyocom which will be user friendly.

## Contents

| 1. Overview                                                                              | 1                                      |
|------------------------------------------------------------------------------------------|----------------------------------------|
| 2. Block Diagram                                                                         | 1                                      |
| 3. Terminal description                                                                  | 2                                      |
| 4. External Dimensions / Marking Layout                                                  | 3                                      |
| 5. Absolute Maximum Ratings                                                              | 4                                      |
| 6. Recommended Operating Conditions                                                      | 4                                      |
| 7. Frequency Characteristics                                                             | 4                                      |
| <ul> <li>8. Electrical Characteristics</li></ul>                                         | 5                                      |
| <ul> <li>9. Matters that demand special attention on use</li></ul>                       | 7<br>7                                 |
| 10.1. Reference information<br>10.1. Reference Data<br>10.2. External connection example | 9                                      |
| 11. Application notes                                                                    | . 10                                   |
| 12. Overview of Functions and Description of Registers                                   | 11<br>12                               |
| <ul> <li>13.1. How to use</li></ul>                                                      | 14<br>15<br>20<br>21<br>21<br>22<br>23 |
| 13.9. Reading/Writing Data via the I <sup>2</sup> C Bus Interface                        | 27                                     |

### LOW BACKUP CURRENT I<sup>2</sup>C-BUS -INTERFACE REAL TIME CLOCK MODULE

# RX – 8571 LC

- Built-in 32.768-kHz crystal resonator (with controlled frequency precision).
- Interface type : I<sup>2</sup>C-BUS
- Interface voltage range

- : 1.6 V to 5.5 V : 1.3 V to 5.5 V
- Voltage when during hold (timer hold)
- Low current consumption during backup
   22 700 kl la extent function attacts
- 32.768-kHz output function with output control
- : C-MOS output With Control Pin : Built in 128 bit RAM

: 220 nA ( Typ. ) / 3 V

- User registerReal-time clock function
  - Clock/calendar function, auto leap year correction function, alarm interrupt function, etc.

### 1. Overview

This is a real-time clock module of the  $l^2$ C-BUS interface system that incorporates a 32.768 kHz crystal oscillator.

The real-time clock function incorporates not only a calendar and clock counter for the year, month, day, day of the week, hour, minute, and second, but also a time alarm, interval timer, and time update interruption, among other features.

All of these many functions are implemented in a thin, compact SOP package, which makes it suitable for various kinds of mobile telephones and other small electronic devices.

### 2. Block Diagram



### 3. Terminal description

#### 3.1. Terminal connections



#### 3.2. Pin Functions

| Signal<br>name | I/O                |                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                | Fun                                                                                                                                          | ction                                                                                                                                          |                                                                                                                                                                                               |          |  |  |  |  |
|----------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
| SDA            | Bi-<br>directional | I <sup>2</sup> C-BUS com<br>An appropria<br>connected to                                                                                                              | Addresses, data, acknowledge bits, etc. are input and output in synchronization with the I <sup>2</sup> C-BUS communication serial clock.<br>An appropriate pull-up resistance in accordance with the capacity of the signal cable must be connected to this terminal, which is an open drain at the time of output.<br>It is able to input up to 5.5V regardless of VDD applied voltage.<br>The serial clock for I <sup>2</sup> C-BUS communication is input here. |                                                                                                                                                                |                                                                                                                                              |                                                                                                                                                |                                                                                                                                                                                               |          |  |  |  |  |
| SCL            | Input              |                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                |                                                                                                                                              | input here.<br>applied voltage.                                                                                                                |                                                                                                                                                                                               |          |  |  |  |  |
| DAS            | Input              | Device Addre<br>This pin sele                                                                                                                                         | ess select pin<br>cts device add<br>put up to 5.5<br>Slave<br>01                                                                                                                                                                                                                                                                                                                                                                                                    | dress with                                                                                                                                                     | 7 bits, wh                                                                                                                                   | ich is composed I <sup>2</sup><br>applied voltage.                                                                                             | C-BUS.                                                                                                                                                                                        |          |  |  |  |  |
| /BM            | Input              | Shift to a back<br>the FOUT out                                                                                                                                       | put stops, and                                                                                                                                                                                                                                                                                                                                                                                                                                                      | /l="L"), can<br>access be                                                                                                                                      | comes inv                                                                                                                                    |                                                                                                                                                | ion to a minimum. In th                                                                                                                                                                       | at case, |  |  |  |  |
|                |                    |                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | .768-kHz                                                                                                                                                       | clock outp                                                                                                                                   | ut terminal provide                                                                                                                            | ed with output control.                                                                                                                                                                       |          |  |  |  |  |
| FOUT           | Output             | The FOE terr<br>FOUT termin<br>However, whi                                                                                                                           | ninal is able t<br>al when stops<br>ile backup mo                                                                                                                                                                                                                                                                                                                                                                                                                   | o input up<br>s output be<br>ode (/BM="                                                                                                                        | to 5.5V re<br>ecomes hi<br>'L"), powe                                                                                                        | olling the FOUT ou<br>gardless of VDD ap<br>gh impedance.<br>r output is stopped                                                               | oplied voltage.                                                                                                                                                                               | -        |  |  |  |  |
| FOUT           | Output             | The FOE terr<br>FOUT termin                                                                                                                                           | ninal is able t<br>al when stops                                                                                                                                                                                                                                                                                                                                                                                                                                    | o input up<br>s output be                                                                                                                                      | to 5.5V re<br>ecomes hi                                                                                                                      | egardless of VDD ap<br>gh impedance.<br>r output is stopped                                                                                    | plied voltage.                                                                                                                                                                                | ]        |  |  |  |  |
|                |                    | The FOE terr<br>FOUT termin<br>However, whi                                                                                                                           | ninal is able t<br>al when stops<br>ile backup mc<br>FOE pin<br>input<br>"H"                                                                                                                                                                                                                                                                                                                                                                                        | o input up<br>s output be<br>de (/BM="<br>FSEL1<br>bit<br>0<br>0<br>1                                                                                          | to 5.5V re<br>ecomes hi<br>'L"), powe<br>FSEL0<br>bit<br>0<br>1<br>0                                                                         | egardless of VDD ap<br>gh impedance.<br>r output is stopped<br>F(<br>32768 Hz Output<br>1024 Hz Output<br>1 Hz Output                          | DUT pin<br>output<br>(C-MOS output) *<br>(C-MOS output)<br>(C-MOS output)                                                                                                                     |          |  |  |  |  |
| FOUT           | Output             | The FOE terr<br>FOUT termin<br>However, whi<br>/BM pin<br>input                                                                                                       | ninal is able t<br>al when stops<br>ile backup mc<br>FOE pin<br>input                                                                                                                                                                                                                                                                                                                                                                                               | o input up<br>s output be<br>ode (/BM="<br>FSEL1<br>bit<br>0<br>0                                                                                              | to 5.5V re<br>ecomes hi<br>'L"), powe<br>FSEL0<br>bit<br>0<br>1                                                                              | egardless of VDD ap<br>gh impedance.<br>r output is stopped<br>F(<br>32768 Hz Output<br>1024 Hz Output                                         | OUT pin<br>output<br>( C-MOS output ) *<br>( C-MOS output )                                                                                                                                   | -        |  |  |  |  |
|                |                    | The FOE terr<br>FOUT termin<br>However, whi<br>/BM pin<br>input<br>"H"                                                                                                | ninal is able t<br>al when stops<br>ile backup mc<br>FOE pin<br>input<br>"H"<br>"L"<br>X<br>X                                                                                                                                                                                                                                                                                                                                                                       | o input up<br>s output be<br>de (/BM="<br>FSEL1<br>bit<br>0<br>0<br>1<br>X                                                                                     | to 5.5V recomes hi<br>c'L"), powe<br>FSEL0<br>bit<br>0<br>1<br>0<br>X                                                                        | egardless of VDD ap<br>gh impedance.<br>r output is stopped<br>32768 Hz Output<br>1024 Hz Output<br>1 Hz Output<br>OFF                         | DUT pin<br>output<br>(C-MOS output) *<br>(C-MOS output)<br>(C-MOS output)<br>(high impedance)                                                                                                 |          |  |  |  |  |
|                |                    | The FOE terr<br>FOUT termin<br>However, whi<br>/BM pin<br>input<br>"H"<br>"L"<br>X : don't car<br>This termina<br>interruptions                                       | ninal is able t<br>al when stops<br>ile backup mo<br>FOE pin<br>input<br>" H "<br>" L "<br>X<br>x<br>e<br>I outputs inter<br>, and the like.                                                                                                                                                                                                                                                                                                                        | o input up<br>s output be<br>de (/BM="<br>FSEL1<br>bit<br>0<br>0<br>1<br>x<br>1<br>x<br>rupt signa<br>This is an                                               | to 5.5V recomes hi<br>i'L"), powe<br>FSEL0<br>bit<br>0<br>1<br>0<br>X<br>1<br>x<br>s ("L" leve<br>N-ch ope                                   | egardless of VDD ap<br>gh impedance.<br>r output is stopped<br>32768 Hz Output<br>1024 Hz Output<br>1 Hz Output<br>OFF<br>OFF<br>OFF           | DUT pin<br>output<br>(C-MOS output) *<br>(C-MOS output)<br>(C-MOS output)<br>(C-MOS output)<br>(high impedance)<br>(high impedance)<br>(high impedance)                                       |          |  |  |  |  |
| FOE            | Input              | The FOE terr<br>FOUT termin<br>However, whi<br>/BM pin<br>input<br>"H"<br>"L"<br>X : don't car<br>This termina<br>interruptions<br>It is able to F                    | minal is able t<br>al when stops<br>ile backup mo<br>FOE pin<br>input<br>" H "<br>" L "<br>X<br>x<br>e<br>I outputs inter<br>, and the like.<br>Pull-up to 5.5V                                                                                                                                                                                                                                                                                                     | o input up<br>s output be<br>ode (/BM="<br>FSEL1<br>bit<br>0<br>0<br>1<br>X<br>1<br>X<br>1<br>X<br>rupt signa<br>This is an<br>r regardles                     | to 5.5V re<br>ecomes hi<br>'L"), powe<br>FSEL0<br>bit<br>0<br>1<br>0<br>X<br>1<br>x<br>1<br>x<br>ls ("L" leve<br>N-ch ope<br>as of VDD a     | egardless of VDD ap<br>gh impedance.<br>r output is stopped<br>32768 Hz Output<br>1024 Hz Output<br>1 Hz Output<br>OFF<br>OFF<br>OFF           | DUT pin<br>output<br>(C-MOS output) *<br>(C-MOS output) *<br>(C-MOS output)<br>(C-MOS output)<br>(high impedance)<br>(high impedance)<br>(high impedance)<br>al timers, time update<br>hinal. |          |  |  |  |  |
| FOE<br>/ IRQ   | Input              | The FOE terr<br>FOUT termin<br>However, whi<br>/BM pin<br>input<br>"H"<br>" H "<br>X : don't car<br>This termina<br>interruptions<br>It is able to F<br>This is a pow | ninal is able t<br>al when stops<br>ile backup mo<br>FOE pin<br>input<br>"H"<br>"L"<br>X<br>x<br>e<br>I outputs inter<br>, and the like.<br>Pull-up to 5.5V<br>ver-supply ter                                                                                                                                                                                                                                                                                       | o input up<br>s output be<br>de (/BM="<br>FSEL1<br>bit<br>0<br>0<br>1<br>x<br>1<br>x<br>1<br>x<br>rupt signa<br>This is an<br><u>regardles</u><br>minal for th | to 5.5V re<br>ecomes hi<br>'L"), powe<br>FSEL0<br>bit<br>0<br>1<br>0<br>X<br>1<br>x<br>s ("L" leve<br>N-ch ope<br>as of VDD a<br>he of the r | egardless of VDD ap<br>gh impedance.<br>r output is stopped<br>32768 Hz Output<br>1024 Hz Output<br>1024 Hz Output<br>0FF<br>0FF<br>0FF<br>0FF | DUT pin<br>output<br>(C-MOS output) *<br>(C-MOS output)<br>(C-MOS output)<br>(C-MOS output)<br>(high impedance)<br>(high impedance)<br>(high impedance)<br>al timers, time update<br>ninal.   |          |  |  |  |  |

Note : Be sure to connect a bypass capacitor rated at least 0.1  $\mu F$  between VDD and GND.

#### 4. External Dimensions / Marking Layout





#### 4.2. Marking Layout



GND = 0 V

### 5. Absolute Maximum Ratings

| Item                | Symbol | Condition                                 | Rating             | Unit |
|---------------------|--------|-------------------------------------------|--------------------|------|
| Supply voltage      | Vdd    | Between VDD and GND                       | -0.3 to +6.5       | V    |
| Input voltage       | VIN    | DAS, SCLK, SDA, /BM,(FOE pins             | GND-0.3 to +6.5    | V    |
| Output voltage (1)  | VOUT1  | FOUT pins                                 | GND-0.3 to VDD+0.3 | V    |
| Output voltage (2)  | VOUT2  | SDA, /IRQ pin                             | GND-0.3 to +6.5    | V    |
| Storage temperature | Тѕтс   | When stored separately, without packaging | -55 to +125        | °C   |

### 6. Recommended Operating Conditions

GND = 0 V Symbol Condition Min. Unit Item Тур. Max. Operating supply voltage Vdd 1.6 3.0 5.5 V \_ Clock supply voltage Vclk \_ VLOW 3.0 5.5 V V Low voltage detection VLOW 1.3 \_ DAS, SCLK, SDA, /BM, Applied voltage when OFF VPUP 5.5 V FOE, /IRQ pin Operating temperature TOPR No condensation -40 +25 +85 °C

### 7. Frequency Characteristics

| Item                                      | Symbol | Condition                                                |                          | Rating   |      |                              |
|-------------------------------------------|--------|----------------------------------------------------------|--------------------------|----------|------|------------------------------|
| Output frequency                          | fo     |                                                          | 32.768 <sup>(Typ.)</sup> |          |      | kHz                          |
| Frequency/voltage characteristics         | Δf/f   | Ta = +25 °C<br>VDD = 3.0 V                               |                          | $5\pm23$ | (*1) | × 10 <sup>-6</sup>           |
| Frequency/voltage characteristics         | f/V    | Ta = +25 °C<br>VDD = 2.0 V ~ 5.0 V                       | -2                       |          | +2   | imes 10 <sup>-6</sup> / V    |
| Frequency/temperatur<br>e characteristics | Тор    | Ta = -20 °C to +70 °C,<br>VDD = 3.0 V ; +25 °C reference | -120                     |          | +10  | × 10 <sup>-6</sup>           |
| Oscillation start time                    | tsta.  | Ta = +25 °C,<br>VDD = 1.6 V                              |                          | 0.2      | 1.0  | S                            |
|                                           | ISTA   | Ta = − 40 °C to +85 °C<br>VDD = 1.6 V                    |                          |          | 3.0  | S                            |
| Aging                                     | fa     | Ta = +25 °C,<br>VDD = 3.0 V ; first year                 | -5                       |          | +5   | × 10 <sup>-6</sup><br>/ year |

 $^{\ast 1\,)}$  This difference is 1 minute by 1 month. ( excluding offset )

ETM28E-02

GND = 0V

### 8. Electrical Characteristics

#### 8.1. DC characteristics

#### 8.1.1. DC characteristics (1)

| * Unless otherwise | specified, | GND = 0 V | , Vdd = 1 | .6 V to 5.5 V |
|--------------------|------------|-----------|-----------|---------------|
|                    |            | , 1       | a = -40 ° | °C to +85 °C  |

|                              |        |                                                      |                   |           |                        |      | <u>, la = -40 °C</u> | C to +85 °C |
|------------------------------|--------|------------------------------------------------------|-------------------|-----------|------------------------|------|----------------------|-------------|
| Item                         | Symbol | C                                                    | ondition          |           | Min.                   | Тур. | Max.                 | Unit        |
| Current<br>consumption (1)   | IDD1   | /BM=FOE="L", /IR0<br>fscL =0Hz, Ta = +2              | VDD = 3 V         |           | 220                    | 400  | nA                   |             |
| Current<br>consumption (2)   | IDD2   | /BM=FOE="L"<br>/IRQ = OFF                            |                   | Vdd = 5 V |                        | 240  | 450                  | nA          |
| Current<br>consumption (3)   | IDD3   | fscL = 0 Hz<br>Ta = ±0 °C to +50 °                   | °C                | Vdd = 3 V |                        | 220  | 420                  |             |
| Current<br>consumption (4)   | IDD4   | /BM=FOE="L"<br>/IRQ = OFF                            |                   | VDD = 5 V |                        |      | 600                  | nA          |
| Current<br>consumption (5)   | IDD5   | fscL = 0 Hz<br>Ta = -40 °C to +85                    | °C                | VDD = 3 V |                        |      | 550                  |             |
| Current<br>consumption (6)   | IDD6   | /BM=H, FOE="L"<br>/IRQ = OFF                         |                   | VDD = 5 V |                        | 360  | 800                  | nA          |
| Current<br>consumption (7)   | IDD7   | fscL = 0 Hz<br>Ta = -40 °C to +85                    | °C                | Vdd = 3 V |                        | 340  | 700                  |             |
| Current<br>consumption (8)   | IDD8   | /BM=FOE="H", /IF<br>fsc∟ = 0 Hz<br>FOUT : 32.768 kH  |                   | Vdd = 5 V |                        | 1.6  | 3.3                  |             |
| Current<br>consumption (9)   | IDD9   | $C_L = 0 \text{ pF}$<br>Ta = -40 °C to +85           |                   | Vdd = 3 V |                        | 1.0  | 2.1                  | μA          |
| Current<br>consumption (10)  | IDD10  | /BM=FOE="H", /IR<br>fscL = 0 Hz<br>FOUT : 32.768 kHz |                   | Vdd = 5 V |                        | 4.0  | 7.0                  | μA          |
| Current<br>consumption (11)  | IDD11  | $C_L = 15 \text{ pF}$<br>Ta = -40 °C to +85          |                   | Vdd = 3 V |                        | 2.5  | 4.0                  | μ           |
| High-level                   | VIH1   | FOE, DAS, /BM pir                                    | 1                 |           | $0.8\times V\text{dd}$ |      | 6.5                  | V           |
| input voltage                | VIH2   | SCL, SDA pin                                         |                   |           | $0.8\times V\text{dd}$ |      | 6.5                  | V           |
| Low-level<br>input voltage   | VIL    | Input pin                                            |                   |           | GND - 0.3              |      | $0.2 \times V_{DD}$  | V           |
|                              | Voh1   |                                                      | VDD=5 V, IO       | H=–1 mA   | 4.5                    |      | 5.0                  |             |
| High-level<br>output voltage | Voh2   | FOUT pin                                             | VDD=3 V, IO       | н=–0.5 mA | 2.7                    |      | 3.0                  | V           |
|                              | Vонз   |                                                      | VDD=3 V, IO       | н=–100 μА | 2.9                    |      | 3.0                  |             |
|                              | VOL1   |                                                      | VDD=5 V, IO       | ∟=1 mA    | GND                    |      | GND+0.5              |             |
|                              | VOL2   | FOUT pin                                             | VDD=3 V, IO       | L=0.5 mA  | GND                    |      | GND+0.3              | V           |
| Low-level                    | Vol3   |                                                      | VDD=3 V, IO       | L=100 μA  | GND                    |      | GND+0.1              |             |
| output voltage               | VOL4   | /IRQ pin                                             | VDD=5 V, IO       | L=1 mA    | GND                    |      | GND+0.25             | V           |
|                              | Vol5   |                                                      | VDD=3 V, IO       | L=1 mA    | GND                    |      | GND+0.4              | •           |
|                              | VOL6   | SDA pin                                              | VDD $\ge 2$ V, Io | ⊔=3 mA    | GND                    |      | GND+0.4              | V           |
| Input<br>leakage current     | Ilk    | Input pin, VIN = VDI                                 | o or GND          |           | -0.1                   |      | 0.1                  | μA          |
| Output<br>leakage current    | loz    | Input pin, Vout = V                                  | DD or GND         |           | -0.1                   |      | 0.1                  | μΑ          |

#### 8.2. AC characteristics

| 8.2. AC characteristics                                  |         | * Unless otherwise specified, GND = 0 V , Ta = –40 $^\circ$ C to +85 $^\circ$ C |                    |                  |      |     |  |  |
|----------------------------------------------------------|---------|---------------------------------------------------------------------------------|--------------------|------------------|------|-----|--|--|
| Item                                                     | Symbol  |                                                                                 | rd-Mode<br>100kHz) | Fast-<br>(fscL=4 | Unit |     |  |  |
|                                                          |         | Min.                                                                            | Max.               | Min.             | Max. |     |  |  |
| SCL clock frequency                                      | fscl    |                                                                                 | 100                |                  | 400  | kHz |  |  |
| Start condition setup time                               | tsu;sta | 4.7                                                                             |                    | 0.6              |      | μS  |  |  |
| Start condition hold time                                | thd;sta | 4.0                                                                             |                    | 0.6              |      | μS  |  |  |
| Data setup time                                          | tsu;dat | 250                                                                             |                    | 100              |      | ns  |  |  |
| Data hold time                                           | thd;dat | 0                                                                               |                    | 0                |      | ns  |  |  |
| Stop condition setup time                                | tsu;sto | 4.0                                                                             |                    | 0.6              |      | μS  |  |  |
| Bus idle time between start condition and stop condition | tBUF    | 4.7                                                                             |                    | 1.3              |      | μS  |  |  |
| Time when SCL = "L"                                      | tLOW    | 4.7                                                                             |                    | 1.3              |      | μS  |  |  |
| Time when SCL = "H"                                      | tнigн   | 4.0                                                                             |                    | 0.6              |      | μS  |  |  |
| Rise time for SCL and SDA                                | tr      |                                                                                 | 1.0                |                  | 0.3  | μS  |  |  |
| Fall time for SCL and SDA                                | tf      |                                                                                 | 0.3                |                  | 0.3  | μS  |  |  |



When accessing this device, all communication from transmitting the start condition to transmitting the stop Caution: condition after access should be completed within 0.95 seconds. If such communication requires 0.95 seconds or longer, the I<sup>2</sup>C bus interface is reset by the internal bus timeout function.

### 9. Matters that demand special attention on use

- 9.1. About data when communication is stopped
  - If access is interrupted with timing in transmission of acknowledge signal and timing except in checking (following drawing (1), (2)), up to data that passed and confirmed just before acknowledge signal is available.
     If access is interrupted with timing in transmission of acknowledge signal and in checking (following drawing (3),
    - (4)), up to data that passed and confirmed last acknowledge signal is available.



#### 9.2. Migrating to backup, and returning



| Parameter                       | Symbol | Min. | Тур. | Max. | Unit   |
|---------------------------------|--------|------|------|------|--------|
| Power drop time                 | tF     | 2    |      |      | μs / V |
| Power rise time                 | tR1    | 5    |      |      | μs / V |
| Clock maintenance power-up time | tR2    | 0    |      |      | μS     |

- 9.3. Restrictions on Access Operations During Power-on Initialization and Recovery from Backup
  - RTC-register (Reg 00[h] ~ 0F[h]) operations are linked to the internal quartz oscillator's clock signal, so normal
    operation is not possible if there is no internal oscillation (= oscillation is stopped).

Therefore, we recommend that the initial setting to be set during power-on initialization or backup and restore operations (i.e., when the power supply voltage is recovered after oscillation has stopped due to a voltage drop, etc.) should be "first start internal oscillation, then wait for the oscillation stabilization time (see tSTA standard) to elapse".

- Note the following caution points concerning access operations during power-on initialization or when restoring the power supply voltage from backup mode (hereafter referred to as "switching to the operating voltage").
  - 1) Before switching to the operating voltage, read the VLF-bit (which indicates the RTC error status).
  - Initialization is required when the value read from the VLF-bit is "VLF = 1 (error status)". Before initializing in response to this VLF = "1" result, we recommend first waiting for the internal oscillation stabilization time (see the tSTA standard) to elapse.

Initialization is required when the status after reading a VLF-bit value of "1" is either of the following. (Status 1) During power-on initialization

(Status 2) When the clock setting is invalid, such as due to a voltage drop during backup

\* Access timing during power-on initialization and when recovering the power supply voltage after a drop in the voltage used to maintain the clock



3) When the read VLF-bit value is "VLF = 0 (normal status)", access is enabled without waiting for stabilization of oscillation.

Normal operation is enabled under the following two statuses when "0" is read as the VLF-bit value. (Status 1) When correct operation is enabled (except for settings errors while in use) (Status 2) When data is retained normally while switching to the operating voltage from backup mode

### 10.1. Reference information

#### 10.1. Reference Data



#### 10.2. External connection example



### 11. Application notes

#### 1) Notes on handling

This module uses a C-MOS IC to realize low power consumption. Carefully note the following cautions when handling.

#### (1) Static electricity

While this module has built-in circuitry designed to protect it against electrostatic discharge, the chip could still be damaged by a large discharge of static electricity. Containers used for packing and transport should be constructed of conductive materials. In addition, only soldering irons, measurement circuits, and other such devices which do not leak high voltage should be used with this module, which should also be grounded when such devices are being used.

(2) Noise

If a signal with excessive external noise is applied to the power supply or input pins, the device may malfunction or "latch up." In order to ensure stable operation, connect a filter capacitor (preferably ceramic) of greater that  $0.1 \,\mu\text{F}$  as close as possible to the power supply pins (between VDD and GNDs). Also, avoid placing any device that generates high level of electronic noise near this module.

\* Do not connect signal lines to the shaded area in the figure shown in Fig. 1 and, if possible, embed this area in a GND land.

(3) Voltage levels of input pins

When the input pins are at the mid-level, this will cause increased current consumption and a reduced noise margin, and can impair the functioning of the device. Therefore, try as much as possible to apply the voltage level close to VDD or GND.

(4) Handling of unused pins

Since the input impedance of the input pins is extremely high, operating the device with these pins in the open circuit state can lead to unstable voltage level and malfunctions due to noise. Therefore, pull-up or pull-down resistors should be provided for all unused input pins.

#### 2) Notes on packaging

(1) Soldering heat resistance.

If the temperature within the package exceeds +260 °C, the characteristics of the crystal oscillator will be degraded and it may be damaged. The reflow conditions within our reflow profile is recommended. Therefore, always check the mounting temperature and time before mounting this device. Also, check again if the mounting conditions are later changed.

- \* See Fig. 2 profile for our evaluation of Soldering heat resistance for reference.
- (2) Packaging equipment

This product uses a molded package whose back contains glass.

Therefore, it is possible for shocks during packaging to cause product breakage, depending on the packaging machinery and conditions. Please be sure to check that the load placed on products during packaging is as low as possible (low speeds during loading onto the substrate, low chuck forces, etc.) before using packaging equipment.

Carry out the same checks when changing packaging conditions.

The presence of foreign objects between this product and the packaging substrate may result in product breakage.

Guard against introduction of foreign objects during packaging.

Also, carry out measures to eliminate static electricity during packaging of and operations with this product.

#### (3) Ultrasonic cleaning

Depending on the usage conditions, there is a possibility that the crystal oscillator will be damaged by resonance during ultrasonic cleaning. Since the conditions under which ultrasonic cleaning is carried out (the type of cleaner, power level, time, state of the inside of the cleaning vessel, etc.) vary widely, this device is not warranted against damage during ultrasonic cleaning.

#### (4) Mounting orientation

This device can be damaged if it is mounted in the wrong orientation. Always confirm the orientation of the device before mounting.

#### (5) Leakage between pins

Leakage between pins may occur if the power is turned on while the device has condensation or dirt on it. Make sure the device is dry and clean before supplying power to it.

#### (6) Stop using the glue

Any glue must never use it after soldering RTC to a circuit board.

This product has glass on the back side of a package.

When glue invasions between circuit board side and glass side, then glass cracks by thermal expansion of glue.

In this case a crystal oscillation stops.

Consider glue abolition or glue do not touch to RTC.



### 12. Overview of Functions and Description of Registers

#### 12.1. Overview of Functions

#### 1) Clock functions

This function is used to set and read out month, day, hour, date, minute, second, and year (last two digits) data. Any (two-digit) year that is a multiple of 4 is treated as a leap year and calculated automatically as such until the year 2099.

At the time of a communication start, the Clock & Calendar data are fixed (hold the carry operation), and it is automatically revised at the time of the communication end.

2) Fixed-cycle Timer Interrupt function

The fixed-cycle timer interrupt function generates an interrupt event periodically at any fixed cycle set between 244.14  $\mu$ s and 65535 hours.

When an interrupt event is generated, the /TIRQ pin goes to low level ("L") and "1" is set to the TF bit to report that an event has occurred.

#### 3) Long-Timer function

It is able to use fixed cycle timer interrupt function as Long-Timer that deals with for approx. 7.5 years.

- \* For details, see "13.2. Fixed-cycle Interrupt Function".
- 4) Alarm interrupt function

The alarm interrupt function generates interrupt events for alarm settings such as date, day, hour, and minute settings. When an interrupt event occurs, the AF bit value is set to "1" and the /IRQ pin goes to low level to indicate that an event has occurred.

5) Time update interrupt function

The time update interrupt function generates interrupt events at one-second or one-minute intervals, according to the timing of the internal clock. When an interrupt event occurs, the UF bit value becomes "1" and the /INT pin goes to low level to indicate that an event has occurred.

6) Voltage detection function (VLF)

This function indicates the retained status of clock operations or internal data.

7) Clock output function

A clock with the same frequency (32.768 kHz) as the built-in crystal resonator can be output from the FOUT pin (CMOS output).

8) User RAM

RAM register is read/write accessible for any data. Up to max. 176 bits can be expanded.

#### 9) Block diagram



#### 12.2. Register table

| Address [h]   | Function           | bit 7        | bit 6        | bit 5 | bit 4      | bit 3 | bit 2        | bit 1 | bit 0 | note   |
|---------------|--------------------|--------------|--------------|-------|------------|-------|--------------|-------|-------|--------|
| 00            | SEC                | 0            | 40           | 20    | 10         | 8     | 4            | 2     | 1     | *2     |
| 01            | MIN                | 0            | 40           | 20    | 10         | 8     | 4            | 2     | 1     | *2     |
| 02            | HOUR               | 0            | 0            | 20    | 10         | 8     | 4            | 2     | 1     | *2     |
| 03            | WEEK               | 0            | 6            | 5     | 4          | 3     | 2            | 1     | 0     | *2     |
| 04            | DAY                | 0            | 0            | 20    | 10         | 8     | 4            | 2     | 1     | *2     |
| 05            | MONTH              | 0            | 0            | 0     | 10         | 8     | 4            | 2     | 1     | *2     |
| 06            | YEAR               | 80           | 40           | 20    | 10         | 8     | 4            | 2     | 1     |        |
| 07            | RAM                | •            | •            | ٠     | ٠          | •     | •            | •     | •     | *3, *4 |
| 08            | MIN Alarm          | AE           | 40           | 20    | 10         | 8     | 4            | 2     | 1     |        |
| 09            | HOUR Alarm         | AE           | •            | 20    | 10         | 8     | 4            | 2     | 1     | *3     |
| 0A            | WEEK Alarm         | AE           | 6            | 5     | 4          | 3     | 2            | 1     | 0     | *3     |
| UA            | DAY Alarm          | AE           | •            | 20    | 10         | 8     | 4            | 2     | 1     | *3     |
| 0B            | Timer Counter 0    | 128          | 64           | 32    | 16         | 8     | 4            | 2     | 1     |        |
| 0C            | Timer Counter 1    | 32768        | 16384        | 8192  | 4096       | 2048  | 1024         | 512   | 256   |        |
| 0D            | Extension Register | FSEL1        | FSEL0        | USEL  | TE         | WADA  | TSEL2        | TSEL1 | TSEL0 | *2     |
| 0E            | Flag Register      | <u>TEST1</u> | <u>TEST2</u> | UF    | TF         | AF    | <u>TEST3</u> | VLF   | 0     | *1, *2 |
| 0F            | Control Register   | 0            | о            | UIE   | TIE        | AIE   | TSTP         | STOP  | 0     | *2     |
| Address [h]   | Function           | bit 7        | bit 6        | bit 5 | bit 4      | bit 3 | bit 2        | bit 1 | bit 0 | note   |
| 10<br> <br>1F | RAM                |              |              |       | *3, *4, *5 |       |              |       |       |        |

Note During the initial power-on (from 0 V) and if the value of the VLF bit is "1" when the VLF bit is read, be sure to initialize all registers before using them. When doing this, be careful to avoid setting incorrect data as the date or time, as timed operations cannot be guaranteed if incorrect date or time data has been set.

- \*1. The <u>TEST1</u>, <u>TEST2</u>, <u>TEST3</u> bits are Epson Toyocom test bits.
   \* Be sure to write "0" by initializing before using the clock module. Afterward, be sure to set "0" when writing.
   \* The four **TEST**\* bits are undefined when read. Those bits should be masked after being read.
- \*2. The 'o' mark indicates a write-prohibited bit, which returns a "0" when read.
- \*3. The '•' mark indicates a read/write-accessible RAM bit for any data.
- \*4. As for Address 07[h] and User Register, R/W is enabled after 30ms after arrival the VDD voltage in a Operating voltage range at initial power-on (from 0 V).
- \*5 The User Register is read/write accessible for any data in the range from 00 h to FF h.

#### 12.3. Description of Functions

- 12.3.1. Clock & Calendar Register (Reg 00[h] ~ 06[h]) The clock and the calendar consists of seconds, minutes, hours, day of the week, day, month, and year. \* For details, see "13.1. Clock functions".
- 12.3.2. RAM Register (Reg 07[h] and Reg 10[h] ~ 1F[h])
   This RAM register is read/write accessible for any data in the range from 00 h to FF h.
   R/W is enabled after 30ms after arrival the VDD voltage in an Operating voltage range at initial power-on.
- 12.3.3. Alarm Register (Reg 08[h] ~ 0A[h])

The alarm interrupt function is used, along with the AE, AF, and WADA bits, to set alarms for specified date, day, hour, and minute values. When the settings in the alarm registers and the WADA bit match the current time, the /IRQ pin goes to low level and "1" is set to the AF bit to report that and alarm interrupt event has occurred. When this function is not used, this register is read/write accessible for any data by setting to AIE="0". \* For details, see "13.2. Alarm Interrupt Function".

12.3.4. Timer setting and Timer counter register (Reg -  $0B[h] \sim 0C[h]$ )

To use the fixed-cycle timer interrupt function, the TE, TF, TIE, TSEL0, TSEL1 and TSEL2 bits are set and used. When this down counter's count value changes from 0001h to 0000h, when TF bit = "1", or when the /IRQ pin is at low level ("L"), it indicates that a fixed-cycle timer interrupt event has occurred. When this function is not used, This register is read/write accessible for any data by writing "0" to the TE and TIE bits. \* For details, see "13.3. Fixed-cycle Timer Interrupt Function.

12.3.5. Extension-related register (Reg - 0D[h] ~ 0F[h])

| Address [h] | Function           | bit 7 | bit 6        | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------------|--------------------|-------|--------------|-------|-------|-------|-------|-------|-------|
| 0D          | Extension Register | FSEL1 | FSEL0        | USEL  | TE    | WADA  | TSEL2 | TSEL1 | TSEL0 |
| 0E          | Flag Register      | TEST1 | <u>TEST2</u> | UF    | TF    | AF    | TEST3 | VLF   | 0     |
| 0F          | Control Register   | 0     | 0            | UIE   | TIE   | AIE   | TSTP  | STOP  | 0     |

1) FSEL1, FSEL0 bits (Frequency Select)

A combination of the FSEL1 and FSEL0 bits is used to select the frequency to be output. The choice is possible by a combination of FSEL-bits and FOE-pin, select the frequency of clock output or inhibit the clock output. Setting example when a this function is not used. (The FOE terminal is connected to GND, FSEL0,1 = "0") \* For details, see "13.7. Fout Function.

2) USEL, UF, UIE bits (Time update Interrupt)

These are bits to control an action of the Time update interrupt function. Setting example when a time this function is not used. (USEL, UIE = "0", Ignore UF) \* For details, see "13.4. Time update interrupt Function.

- 3) TE, TF, TIE, TSEL2, TSEL1, TSEL0, TSTP bit (Fixed-cycle timer interrupt) These are bits to control an action of the Fixed-cycle timer interrupt function. Setting example when a time this function is not used. (TE,TIE,TSTP, TSEL1,TSEL0="0", TSEL2="1", Ignore TF) \* For details, see "13.3. Fixed-cycle Timer Interrupt Function ".
- 4) WADA, AF, AIE bit (Alarm interrupt)

These are bits to control an action of the Alarm interrupt function. Setting example when a time this function is not used. (WADA, AIE = "0", Ignore AF) \* For details, see "13.2. Alarm Interrupt Function".

5) <u>TEST</u> bit

Those bits are the manufacturer's test bit. Always leave this bit value as "0" except when testing. Be careful to avoid writing to this bit when writing "1" to other bits in this register.

6) VLF bit( Voltage Low Flag )

This flag bit indicates the retained status of clock operations or internal data. Its value changes from "0" to "1" when data loss occurs, such as due to a supply voltage drop. Once this flag bit's value is "1", its value is retained until a "0" is written to it.

\* For details, see "13.6. Voltage detection function".

7) STOP bit

This bit is used to stop functions related to the RTC's internal counter operations.

Writing a "1" to this bit stops the counter operations.

- There is the following influence at the time of STOP bit "1".
  - \* 1) All the update of a clock and a calendar action stops.
    - With it, an alarm interrupt and time update interrupt events does not occur.
  - \* 2) One part of a fixed-cycle timer function stops.
    - A count stops at the time of 64Hz, 1Hz, 1min, 1h source clock setting of a fixed-cycle timer. (A fixed-cycle timer can work only in 4096Hz.)
  - \* 3) The effect of STOP bit to FOUT functions.

When STOP = "1", 32768Hz and 1024Hz output is possible. But 1Hz output is disabled.

### 13.1. How to use

#### 13.1. Description of Clock & Calendar function

At the time of a communication start, the Clock & Calendar data are fixed (hold the carry operation), and it is automatically revised at the time of the communication end. Therefore it recommends that the access to a clock calendar has continuous access by the auto increment function.

| Address [h] | Function | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------------|----------|-------|-------|-------|-------|-------|-------|-------|-------|
| 00          | SEC      | 0     | 1     | 0     | 0     | 0     | 1     | 0     | 1     |
| 01          | MIN      | 0     | 0     | 1     | 1     | 1     | 0     | 0     | 1     |
| 02          | HOUR     | 0     | 0     | 0     | 1     | 0     | 1     | 1     | 1     |
| 03          | WEEK     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     |
| 04          | DAY      | 0     | 0     | 1     | 0     | 1     | 0     | 0     | 1     |
| 05          | MONTH    | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 0     |
| 06          | YEAR     | 1     | 0     | 0     | 0     | 1     | 0     | 0     | 0     |

Setting example: Sun, 29-Feb-88 17:39:45 (leap year)

\* Note with caution that writing non-existent time data may interfere with normal operation of the clock counter.

#### 13.1.1. Clock counter ( Reg - $00[h] \sim 02[h]$ )

1) [SEC] & [MIN] counter ( Reg - 00[h] ~ 01[h] )

These registers are 60-base BCD counters. These registers are incremented at the timing when carry is generated from a lower register. At the timing when the lower register changes from 59 to 00, carry is generated to the higher register and thus incremented.

When writing is performed to [SEC] register, Internal-count-down-chain less than one second  $(512Hz \sim 1 Hz)$  is cleared to 0.

2) Hour counter (Reg - 02[h])

This register is a 24-base BCD counter (24 hour format). These registers are incremented at the timing when carry is generated from a lower register.

#### 13.1.2. . Week counter (Reg - 03[h])

The day (of the week) is indicated by 7 bits, bit 0 to bit 6.

The day data values are counted as: Day 01h  $\rightarrow$  Day 02h  $\rightarrow$  Day 04h  $\rightarrow$  Day 08h  $\rightarrow$  Day 10h  $\rightarrow$  Day 20h  $\rightarrow$  Day 40h  $\rightarrow$  Day 01h  $\rightarrow$  Day 02h, etc.

It is incremented when carry is generated from the HOUR register. This register does not generate carry to a higher register. Since this register is not connected with the YEAR, MONTH and DAY registers, it needs to be set again with the matching day of the week if any of the YEAR, MONTH or DAY registers have been changed.

| Day       | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit | bit 0 | Data [h] |
|-----------|-------|-------|-------|-------|-------|-------|-----|-------|----------|
| Sunday    | 0     | 0     | 0     | 0     | 0     | 0     | 0   | 1     | 01 h     |
| Monday    | 0     | 0     | 0     | 0     | 0     | 0     | 1   | 0     | 02 h     |
| Tuesday   | 0     | 0     | 0     | 0     | 0     | 1     | 0   | 0     | 04 h     |
| Wednesday | 0     | 0     | 0     | 0     | 1     | 0     | 0   | 0     | 08 h     |
| Thursday  | 0     | 0     | 0     | 1     | 0     | 0     | 0   | 0     | 10 h     |
| Friday    | 0     | 0     | 1     | 0     | 0     | 0     | 0   | 0     | 20 h     |
| Saturday  | 0     | 1     | 0     | 0     | 0     | 0     | 0   | 0     | 40 h     |

• The correspondence between days and count values is shown below.

\* Do not set "1" to more than one day at the same time.

#### 13.1.3. Calendar counter (Reg - 04[h] ~ 06[h])

#### 1) [ DAY ] & [MONTH] register (Reg - 04 [h])

The DAY register is a variable (between 28-base and 31-base) BCD counter that is influenced by the month and the leap year. The MONTH register is 12-base BCD counter. when carry is generated from a lower register.

|      |             | Jan. | Feb. | Mar | Apr.  | May | June | July | Aug. | Sep. | Oct. | Nov. | Dec. |
|------|-------------|------|------|-----|-------|-----|------|------|------|------|------|------|------|
| Days | Normal year | 21   | 28   | 21  | 30    | 21  | 30   | 21   | 21   | 30   | 21   | 30   | 21   |
|      | Leap year   | 51   | 29   | 31  | 31 30 | 31  | 30   | 31   | 51   | 30   | 51   | 30   | 31   |

#### 2) [ YEAR ] register ( Reg - 06 [h] )

This register is a BCD counter for years 00 to 99.

The leap year is automatically determined, which reflects in the DAY register.

#### 13.2. Fixed-cycle Timer Interrupt Function

The fixed-cycle timer interrupt function generates an interrupt event periodically at any fixed cycle set between 244.14  $\mu$ s and 65535 hours.

This function can stop at one time and is available as a accumulative timer.

After the interrupt occurs, the /IRQ status is automatically cleared (/IRQ status changes from low-level to Hi-z). At the time of source clock setting 1Hz or 1/60Hz or 1/3600Hz, IRQ outputs "L" after 7.813ms from event occurrence at the maximum.

| Address [h] | Function           | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------------|--------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0B          | Timer Counter 0    | 128   | 64    | 32    | 16    | 8     | 4     | 2     | 1     |
| 0C          | Timer Counter 1    | 32768 | 16384 | 8192  | 4096  | 2048  | 1024  | 512   | 256   |
| 0D          | Extension Register | FSEL1 | FSEL0 | USEL  | TE    | WADA  | TSEL2 | TSEL1 | TSEL0 |
| 0E          | Flag Register      | TEST1 | TEST2 | UF    | TF    | AF    | TEST3 | VLF   | 0     |
| 0F          | Control Register   | 0     | 0     | UIE   | TIE   | AIE   | TSTP  | STOP  | 0     |

13.2.1. Related registers for function of fixed-cycle timer interrupt function

 $\ast$  Before entering operation settings, we recommend first clearing the TE bit to "0" .

\* When the fixed-cycle timer function is not being used, the fixed-cycle timer control register (Reg – 0B to 0C) can be used as a RAM register. In such cases, stop the fixed-cycle timer function by writing "0" to the TE and TIE bits.

1) Down counter for fixed-cycle timer (Timer Counter 1, 0)

This register is used to set the default (preset) value for the counter. Any count value from 1 (0001 h) to 65535 (FFFFh) can be set.

Be sure to write "0" to the TE bit before writing the preset value. If a value is written while TE = "1" the first subsequent event will not be generated correctly.

\* When TE=0, read out data of timer counter is default(Preset) value.

And when TE=1, read out data of timer counter is just counting value.

But, when access to timer counter data, counting value is not held.

Therefore, for example, perform twice read access to obtain right data, and a way to adopt the case that two data accorded is necessary.

#### 2) TSEL2, TSEL1, TESL0 bits ( Timer Select 2, 1, 0 )

The combination of these three bits is used to set the countdown period (source clock) for this function.

Be sure to write "0" to the TE bit before writing the source clock value.

| TSEL2, 1, 0 | TSEL1TSEL1TSEL0(bit 1)(bit 1)(bit 0) |   |   | Source clock                | Auto reset time<br>tRTN | Effects of STOP<br>and RESET bits |
|-------------|--------------------------------------|---|---|-----------------------------|-------------------------|-----------------------------------|
|             | 0                                    | 0 | 0 | 4096 Hz /Once per 244.14 μs | 122 μs                  | -                                 |
|             | 0                                    | 0 | 1 | 64 Hz /Once per 15.625 ms   | 7.813 ms                |                                   |
| W/R         | 0                                    | 1 | 0 | 1 Hz /Once per second       | 7.813 ms                | * Does not operate when           |
|             | 0                                    | 1 | 1 | 1/60 Hz /Once per minute    | 7.813 ms                | the STOP bit value is "1".        |
|             | 1                                    | 0 | 0 | 1/3600 Hz /Once per hour    | 7.813 ms                |                                   |

\*1) The /IRQ pin's auto reset time (tRTN) varies as shown above according to the source clock setting.
 \*2) The first countdown shortens than a source clock.

It is linked with carry update of inner timing, for example, if timer movement is started at 50 minute, the first countdown is performed after 10 minutes. (After the second time, countdown is performed with proper cycle of 1 minute)

ovample of the error of the first

| The example of the e  | error of the first | countdown: A value | e to preset is 0004h |   |                   |
|-----------------------|--------------------|--------------------|----------------------|---|-------------------|
| TE                    | _                  |                    |                      |   |                   |
| Internal source clock | Cycle error        | Designated cycle   |                      |   |                   |
| Down counter          | 4                  | 3                  | 2                    | 1 | 4                 |
| TF                    |                    |                    |                      |   | TF Flag "0" ⇒ "1" |

#### 3) TE bit ( Timer Enable )

When TE bit is "0", the default (preset) can be checked by reading this register.

| TE    | Data | Description                                                                                                                                                    |
|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 0    | Stops fixed-cycle timer interrupt function.<br>* Clearing this bit to zero does not enable the /IRQ low output status to be cleared (to Hi-z).                 |
| Write | 1    | Starts fixed-cycle timer interrupt function.<br>* The countdown that starts when the TE bit value changes from "0" to "1" always begins from the preset value. |

#### 4) TF bit ( Timer Flag )

This is a flag bit that retains the result when a fixed-cycle timer interrupt event is detected.

| TF    | Data | Description                                                                                                                                                               |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write | 0    | The TF bit is cleared to zero to prepare for the next status detection<br>* Clearing this bit to zero does not enable the /IRQ low output status to be cleared (to Hi-z). |
|       | 1    | This bit is invalid after a "1" has been written to it.                                                                                                                   |
|       | 0    | -                                                                                                                                                                         |
| Read  | 1    | Fixed-cycle timer interrupt events are detected.<br>(Result is retained until this bit is cleared to zero.)                                                               |

5) TIE bit ( Timer Interrupt Enable )

This bit is used to control output of interrupt signals from the /IRQ pin when a fixed-cycle timer interrupt event has occurred.

| TIE   | Data | Description                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Write | 0    | <ol> <li>When a fixed-cycle timer interrupt event occurs, an interrupt signal is not<br/>generated or is canceled (/IRQ status remains Hi-z).</li> <li>When a fixed-cycle timer interrupt event occurs, the interrupt signal is<br/>canceled (/IRQ status changes from low to Hi-z).</li> <li>* Even when the TIE bit value is "0" another interrupt event may change the /IRQ status to low (or<br/>may hold /IRQ = "L").</li> </ol> |  |  |  |  |  |
|       | 1    | When a fixed-cycle timer interrupt event occurs, an interrupt signal is generated (/IRQ status changes from Hi-z to low).                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |

#### 6) TSTOP bit ( Timer stop )

This bit is used to stop fixed-cycle timer count down.

\* It is linked with carry update of inner timing, therefore stop shorter period than source clock may not be reflected.

\* For example, even if select source clock 1/3600 Hz and suspend countdown from 3 o'clock 5 minutes to 3 o'clock 55 minutes of time counter, countdown is performed 5 minutes later at 4 o'clock 0 minute similar to the case without suspend.

| TSTP  | Data | Description                                                                                 |  |  |  |  |  |
|-------|------|---------------------------------------------------------------------------------------------|--|--|--|--|--|
|       | 0    | Writing a "0" to this bit cancels stop status (restarts timer count down).                  |  |  |  |  |  |
| Write | 1    | Writing a "1" to this bit stops the timer count down.<br>* The /IRQ output does not change. |  |  |  |  |  |

#### 13.2.3. Fixed-cycle timer start timing

Counting down of the fixed-cycle timer value starts at the rising edge of the SCL (ACK output) signal that occurs when the TE value is changed from "0" to "1".



#### 13.2.4. Fixed-cycle timer interrupt interval (example)

The combination of the source clock settings (settings in TSEL2, TSEL1 and TSEL0) and fixed-cycle timer countdown setting (Reg–0B to Reg-0C setting) sets the fixed-cycle timer interrupt interval, as shown in the following examples.

| The Original                          |                                         |                                       | Source clock                         |                                           |                                             |
|---------------------------------------|-----------------------------------------|---------------------------------------|--------------------------------------|-------------------------------------------|---------------------------------------------|
| Timer Counter<br>setting<br>1 ~ 65535 | 4096 Hz<br>TSEL2 = 0<br>TSEL1, 0 = 0, 0 | 64 Hz<br>TSEL2 = 0<br>TSEL1, 0 = 0, 1 | 1 Hz<br>TSEL2 = 0<br>TSEL1, 0 = 1, 0 | 1 / 60 Hz<br>TSEL2 = 0<br>TSEL1, 0 = 1, 1 | 1 / 3600 Hz<br>TSEL2 = 1<br>TSEL1, 0 = 0, 0 |
| 0                                     | _                                       | _                                     | _                                    | -                                         | -                                           |
| 1                                     | 244.14 μs                               | 15.625 ms                             | 1 s                                  | 1 min                                     | 1 h                                         |
| 2                                     | 488.28 μs                               | 31.250 ms                             | 2 s                                  | 2 min                                     | 2 h                                         |
| :                                     | •                                       | •                                     | •                                    | •                                         | :                                           |
| 41                                    | 10.010 ms                               | 640.63 ms                             | 41 s                                 | 41 min                                    | 41 h                                        |
| 128                                   | 31.250 ms                               | 2.000 s                               | 128 s                                | 128 min                                   | 128 h                                       |
| 320                                   | 78.125 ms                               | 5.000 s                               | 320 s                                | 320 min                                   | 320 h                                       |
| 410                                   | 100.10 ms                               | 6.406 s                               | 410 s                                | 410 min                                   | 410 h                                       |
| :                                     | •                                       | •                                     | •                                    | •                                         | •                                           |
| 3840                                  | 0.9375 s                                | 60.000 s                              | 3840 s                               | 3840 min                                  | 3840 h                                      |
| :                                     | :                                       | :                                     | •                                    | :                                         | :                                           |
| 4096                                  | 1.0000 s                                | 64.000 s                              | 4096 s                               | 4096 min                                  | 4096 h                                      |
| :                                     | :                                       | :                                     | :                                    | :                                         | :                                           |
| 65535                                 | 15.9998 s                               | 1023.984 s                            | 65535 s                              | 65535 min                                 | 65535 h                                     |

#### 13.2.5. Diagram of fixed-cycle timer interrupt function



\* After the interrupt event that occurs when the count value changes from 0001h to 0000h, the counter automatically reloads the preset value and again starts to count down. (Repeated operation)

\* The count down that starts when the TE bit value changes from "0" to "1" always begins from the preset value.

### RX –8571 LC

#### 13.3. Alarm Interrupt Function

The alarm interrupt function generates interrupt events for alarm settings such as date, day, hour, and minute settings.

When an interrupt event occurs, the AF bit value is set to "1" and the /IRQ pin goes to low level to indicate that an event has occurred. AF bit and IRQ output change after 1.46ms from alarm agreement at the maximum.

\* /IRQ"L" output when occurs alarm interruption event is not cancelled automatically unless giving intentional cancellation and /IRQ"L" is maintained.

| Address [h] | Function           | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------------|--------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 08          | MIN Alarm          | AE    | 40    | 20    | 10    | 8     | 4     | 2     | 1     |
| 09          | HOUR Alarm         | AE    | •     | 20    | 10    | 8     | 4     | 2     | 1     |
| 0A          | WEEK Alarm         | AE    | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| UA          | DAY Alarm          | AL    | ٠     | 20    | 10    | 8     | 4     | 2     | 1     |
| 0D          | Extension Register | FSEL1 | FSEL0 | USEL  | TE    | WADA  | TSEL2 | TSEL1 | TSEL0 |
| 0E          | Flag Register      | TEST1 | TEST2 | UF    | TF    | AF    | TEST3 | VLF   | 0     |
| 0F          | Control Register   | 0     | 0     | UIE   | TIE   | AIE   | TSTP  | STOP  | 0     |

13.3.1. Related registers for Alarm interrupt functions.

\* Before entering settings for operations, we recommend writing a "0" to the AIE bit to prevent hardware interrupts from occurring inadvertently while entering settings.

\* When the STOP bit value is "1" alarm interrupt events do not occur.

\* When the alarm interrupt function is not being used, the Alarm registers (Reg - 08h to 0Ah) can be used as a RAM register. In such cases, be sure to write "0" to the AIE bit.

\* Even if use alarm register (Rag - 08h ~ 0Ah) as RAM register, inside of RTC is processed as alarm setting, therefore it is able to prevent unintentional alarm occurrence (/IRQ<sup>\*</sup>L<sup>\*</sup> occurrence) due to unexpected agreement with writing data and timer condition by means of setting to AIE="0".

1) Alarm registers ( Reg - 08[h] to 0A[h] )

In the WEEK alarm /Day alarm register (Reg - 0A), the setting selected via the WADA bit determines whether WEEK alarm data or DAY alarm data will be set. If WEEK has been selected via the WADA bit, multiple days can be set (such as Monday, Wednesday, Friday, Saturday).

- \*1) The register that "1" was set to "AE" bit, doesn't compare alarm. (Example) Write 80h (AE = "1") to the WEEK Alarm /DAY Alarm register (Reg - 0A): Only the hour and minute settings are used as alarm comparison targets. The week and date settings are not used as alarm comparison targets. As a result, alarm occurs if only an hour and minute accords with alarm data.
- \*2) If all three AE bit values are "1" the week/date settings are ignored and an alarm interrupt event will occur once per minute.
- \*3) Even if the current date/time is used as the setting, the alarm will not occur until the counter counts up to the current date/time (i.e., an alarm will occur next time, not immediately).

2) WADA bit ( Week Alarm / Day Alarm Select )

The alarm interrupt function uses either "Day" or "Week" as its target. The WADA bit is used to specify either WEEK or DAY as the target for alarm interrupt events.

| WADA  | Data | Description                           |  |  |  |  |
|-------|------|---------------------------------------|--|--|--|--|
| Write | 0    | Sets WEEK as target of alarm function |  |  |  |  |
| write | 1    | Sets DAY as target of alarm function  |  |  |  |  |

#### 3) AF bit ( Alarm Flag )

When this flag bit value is already set to "0", occurrence of an alarm interrupt event changes it to "1". When this flag bit value is "1", its value is retained until a "0" is written to it.

| AF    | Data | Description                                                                                                                      |
|-------|------|----------------------------------------------------------------------------------------------------------------------------------|
| Write | 0    | Clearing this bit to zero enables /IRQ low output to be canceled (/IRQ remains Hi-z) when an alarm interrupt event has occurred. |
|       | 1    | This bit is invalid after a "1" has been written to it.                                                                          |
|       | 0    | -                                                                                                                                |
| Read  | 1    | Alarm interrupt events are detected.<br>(Result is retained until this bit is cleared to zero.)                                  |

#### 4) AIE bit ( Alarm Interrupt Enable )

This bit is used to control output of interrupt signals from the /IRQ pin when an Alarm interrupt event has occurred.

| AIE   | Data | Description                                                                                                                                                                                                                                                               |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write | 0    | <ol> <li>When an alarm interrupt event occurs, an interrupt signal is not generated<br/>or is canceled (/IRQ status remains Hi-z).</li> <li>When an alarm interrupt event occurs, the interrupt signal is canceled<br/>(/IRQ status changes from low to Hi-z).</li> </ol> |
|       | 1    | When an alarm interrupt event occurs, an interrupt signal is generated (/IRQ status changes from Hi-z to low).                                                                                                                                                            |

\*The AIE bit is only output control of the /IRQ terminal. It is necessary to clear an AF flag to cancel alarm.

#### 13.3.2. Examples of alarm settings

1) Example of alarm settings when "Day" has been specified (and WADA bit = "0")

|                                                                             | ĺ              |   |               | Reg | – A |   |   |               | Reg - 9       | Reg - 8      |
|-----------------------------------------------------------------------------|----------------|---|---------------|-----|-----|---|---|---------------|---------------|--------------|
| Day is specified<br>WADA bit = "0"                                          | bit<br>7<br>AE | 6 | bit<br>5<br>F |     | 3   | 2 |   | bit<br>0<br>S | HOUR<br>Alarm | MIN<br>Alarm |
| Monday through Friday, at 7:00 AM<br>* Minute value is ignored              | 0              | 0 | 1             | 1   | 1   | 1 | 1 | 0             | 07 h          | AE bit = 1   |
| Every Saturday and Sunday, for 30 minutes each hour * Hour value is ignored | 0              | 1 | 0             | 0   | 0   | 0 | 0 | 1             | AE bit = 1    | 30 h         |
| Every day, at 6:59 AM                                                       | 0              | 1 | 1             | 1   | 1   | 1 | 1 | 1             | 18 h          | 59 h         |
|                                                                             | 1              | Х | Х             | Х   | Х   | Х | Х | Х             | 1011          | 5911         |

X: Don't care

2) Example of alarm settings when "Day" has been specified (and WADA bit = "1")

|                                                                                     |          |   |          | Reg | g - A |    |    |          | Reg - 9    | Reg - 8    |  |
|-------------------------------------------------------------------------------------|----------|---|----------|-----|-------|----|----|----------|------------|------------|--|
| Day is specified                                                                    | bit<br>7 |   | bit<br>5 | -   |       | -  |    | bit<br>0 | HOUR       | MIN        |  |
| WADA bit = "1"                                                                      | AE       | • | 20       | 10  | 08    | 04 | 02 | 01       | Alarm      | Alarm      |  |
| First of each month, at 7:00 AM<br>* Minute value is ignored                        | 0        | 0 | 0        | 0   | 0     | 0  | 0  | 1        | 07 h       | AE bit = 1 |  |
| 15 <sup>th</sup> of each month, for 30 minutes each hour<br>* Hour value is ignored | 0        | 0 | 0        | 1   | 0     | 1  | 0  | 1        | AE bit = 1 | 30 h       |  |
| Every day, at 6:59 PM                                                               | 1        | X | Х        | х   | Х     | Х  | х  | Х        | 18 h       | 59 h       |  |
| Y: Dop't agro                                                                       |          |   |          |     |       |    |    |          |            |            |  |

X: Don't care

#### 13.3.3. Diagram of alarm interrupt function



#### 13.4. Time Update Interrupt Function

The time update interrupt function generates interrupt events at one-second or one-minute intervals, according to the timing of the internal clock.

This /INT status is automatically cleared (/INT status changes from low level to Hi-z 7.813ms after the interrupt occurs. IRQ outputs "L" after 23.44ms from time update at the maximum.

13.4.1. Related registers for time update interrupt functions.

| Address [h] | Function           | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------------|--------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0D          | Extension Register | FSEL1 | FSEL0 | USEL  | TE    | WADA  | TSEL2 | TSEL1 | TSEL0 |
| 0E          | Flag Register      | TEST1 | TEST2 | UF    | TF    | AF    | TEST3 | VLF   | 0     |
| 0F          | Control Register   | 0     | 0     | UIE   | TIE   | AIE   | TSTP  | STOP  | 0     |

\* Before entering settings for operations, we recommend writing a "0" to the UIE bit to prevent hardware interrupts from occurring inadvertently while entering settings.

\* When the STOP bit value is "1" time update interrupt events do not occur.

\* Although the time update interrupt function cannot be fully stopped, if "0" is written to the UIE bit, the time update interrupt function can be prevented from changing the /IRQ pin status to low.

1) USEL bit ( Update Interrupt Select )

This bit is used to select "second" update or "minute" update as the timing for generation of time update interrupt events.

| USEL   | Data | Description                                                                                |
|--------|------|--------------------------------------------------------------------------------------------|
| Write  | 0    | Selects "second update" (once per second) as the timing for generation of interrupt events |
| VVIICe | 1    | Selects "minute update" (once per minute) as the timing for generation of interrupt events |

#### 2) UF bit ( Update Flag )

This flag bit value changes from "0" to "1" when a time update interrupt event occurs.

| UF    | Data | Description                                                                                                                            |
|-------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| Write | 0    | Clearing this bit to zero enables /IRQ low output to be canceled (/IRQ remains Hi-z) when an time update interrupt event has occurred. |
|       | 1    | This bit is invalid after a "1" has been written to it.                                                                                |
| _     | 0    | -                                                                                                                                      |
| Read  | 1    | Time update interrupt events are detected.<br>(The result is retained until this bit is cleared to zero.)                              |

3) UIE bit ( Update Interrupt Enable )

This bit selects whether to generate an interrupt signal or to not generate it.

| UIE          | Data | Description                                                                                                                                                                                |
|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write / Read | 0    | <ol> <li>Does not generate an interrupt signal. (/IRQ remains Hi-z)</li> <li>Cancels interrupt signal triggered by time update interrupt event (/IRQ changes from low to Hi-z).</li> </ol> |
|              | 1    | When an Update interrupt event occurs, an interrupt signal is generated .                                                                                                                  |

#### 13.4.2. Time update interrupt function diagram



#### 13.5. /IRQ "L" Interrupt Output When Interrupt Function Operates

1) Setting interrupt events to occur in response to /IRQ "L" interrupt output

The /IRQ interrupt output pin is shared as the output pin for three kinds of interrupt events: events related to the fixed-cycle timer interrupt function and events related to the time update interrupt function and events related to the alarm interrupt function.

When an interrupt occurs (when /IRQ is at low level ("L")), read the TF and UF and AF flags to determine which type of interrupt event occurred (which flag value changed to "1").

2) How to prevent /IRQ pin from going to low level ("L")

To prevent the /IRQ pin from going to low level ("L"), clear all TIE and UIE and AIE bits to zero. To detect when an interrupt event has occurred without having to set the /IRQ pin to low level, monitor the TF and AF flag bit values to see if the target interrupt event has occurred (i.e., to see if either flag bit value changes from "0" to "1").

#### 13.6. Voltage detection function (VLF)

This flag bit indicates the retained status of clock operations or internal data. Its value changes from "0" to "1" when data loss occurs, such as due to a supply voltage drop. Once this flag bit's value is "1", its value is retained until a "0" is written to it.

During the initial power-on (from 0 V) and if the value of the VLF bit is "1" when the VLF bit is read, be sure to initialize all registers before using them.

| VLF   | Data | Description                                                                                                                    |
|-------|------|--------------------------------------------------------------------------------------------------------------------------------|
| Write | 0    | The VLF is cleared to 0, and waiting for next low voltage detection.                                                           |
| VIILE | 1    | It is impossible to write in 1 to VLF.                                                                                         |
|       | 0    | RTC register data are valid.                                                                                                   |
| Read  | 1    | RTC register data are invalid.<br>Should be initialized of all register data.<br>VLF is maintained till it is cleared by zero. |

#### 13.7. FOUT function [clock output function]

The clock signal can be output (as C-MOS output) via the FOUT pin.

#### 13.7.1. FOUT control register.

| Address [h] | Function           | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|-------------|--------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0D          | Extension Register | FSEL1 | FSEL0 | USEL  | TE    | WADA  | TSEL2 | TSEL1 | TSEL0 |

By a combination of FSEL and FOE, an FOUT terminal outputs 32768Hz and 1024Hz and 1Hz and can stop the output.

#### 13.7.2. FOUT function table.

| /BM pin | FOE pin | FSEL1 | FSEL0 | FOUT pin output                |
|---------|---------|-------|-------|--------------------------------|
|         |         | 0     | 0     | 32768 Hz Output (C-MOS output) |
|         | "H"     | 0     | 1     | 1024 Hz Output (C-MOS output)  |
| "H"     |         | 1     | 0     | 1 Hz Output (C-MOS output)     |
|         | "L"     | Х     | Х     | OFF (high impedance) *1        |
|         | Х       | 1     | 1     | OFF (high impedance) *2        |
| "L"     | Х       | Х     | Х     | OFF (high impedance) *3        |

\*1 At initial power-on , in case of FOE input is high, 32768Hz is selected automatically by power-on-reset-function.

\*2 When control about ON and OFF of the output from FOUT by only FSEL, should FOE=H.

\*3 When /BM pin is "L", FOUT output is disabled, without being concerned with setting of a FSEL bit and FOE.

#### 13.7.3. Attention of FOUT function.

#### Note 1

Valid voltage range for FOUT function is 1.6V to 5.5V. (Please see operating voltage.)

#### Note 2

A disappearance of the FOUT output when the voltage sharply went up and down.

For example, VDD voltage of the RTC is come and go between Main power and backup battery. The clock output from FOUT disappears then during several milli-seconds when a sharp voltage change happens. Please check that there is not a problem by this characteristic on your system.

An reference example of a power up and down timing without affect to FOUT.



Note 3 The effect of STOP bit to FOUT functions. When STOP = "1", 32768Hz and 1024Hz output is possible. But 1Hz output is disabled.

#### 13.8. Flow-chart

#### The following flow-chart is one instance.

Mention for easy understanding takes precedence over others; therefore there are some inefficient cases for the actual processing. If you wish to take more efficient process, perform some processes at the same time or try to confirm and adjust some part where is no hindered from transposing of operation procedure. (Unnecessary processing may be included in mentioned items according to conditions to use.

To get movement according to your expectation, please surely adjust according to conditions to use (use environment).

### 1) An example of the initialization





Ex.2 This example is use only for clock functions.



2) Processing example of the initial power on.



- Please wait time for oscillation of inner crystal oscillator.
   (The standard of waiting time concerned, please refer to the specification of oscillation start time (tSTA[s])
- Be sure to initialize all registers. (Please refer to item of [ initialization ] ).

#### 3) Processing when RTC returned from backup



- \*1) Check of a VLF bit
- \*2) If VLF bit is "1", some abnormality may be occurred in backup (timer data and register setting are disappeared due to voltage dropping), please therefore surely initialize.
- \*3) If power voltage is dropped, waiting time until inner crystal oscillator is oscillated again is needed.
- \*4) Initialization concerned, please surely take initial setting of all register.
   (Please refer to item of [ initialization ] ).

4) The setting of a clock and calendar



5) The reading of a clock and calendar



- Please complete access within 0.95 seconds The STOP bit holds "0". (It causes the clock delay to set STOP bit to "1")
- At the time of a communication start, the Clock & Calendar data are fixed (hold the carry operation), and it is automatically revised at the time of the communication end.
- The access to a clock calendar recommends to have access to continuation by a auto increment function.

6) The setting example of the fixed-cycle timer interrupt function



#### 13.9. Reading/Writing Data via the I<sup>2</sup>C Bus Interface

#### 13.9.1. Overview of I<sup>2</sup>C-BUS

The I<sup>2</sup>C bus supports bi-directional communications via two signal lines: the SDA (data) line and SCL (clock) line. A combination of these two signals is used to transmit and receive communication start/stop signals, data transfer signals, acknowledge signals, and so on.

Both the SCL and SDA signals are held at high level whenever communications are not being performed. The starting and stopping of communications is controlled at the rising edge or falling edge of SDA while SCL is at high level.

During data transfers, data changes that occur on the SDA line are performed while the SCL line is at low level, and on the receiving side the data is output while the SCL line is at high level.

The I<sup>2</sup>C bus device does not include a chip select pin such as is found in ordinary logic devices. Instead of using a chip select pin, slave addresses are allocated to each device and the receiving device responds to communications only when its slave address matches the slave address in the received data. In either case, the data is transferred via the SCL line at a rate of one bit per clock pulse.

13.9.2. Starting and stopping I<sup>2</sup>C bus communications



#### 1) START condition, repeated START condition, and STOP condition

(1) START condition

• The SDA level changes from high to low while SCL is at high level.

- (2) STOP condition
  - This condition regulates how communications on the I<sup>2</sup>C -BUS are terminated. The SDA level changes from low to high while SCL is at high level.
- (3) Repeated START condition (RESTART condition)

• In some cases, the START condition occurs between a previous START condition and the next STOP condition, in which case the second START condition is distinguished as a RESTART condition. Since the required status is the same as for the START condition, the SDA level changes from high to low while SCL is at high level.

- 2) Caution points
  - \*1) The master device always controls the START, RESTART, and STOP conditions for communications.
  - \*2) The master device does not impose any restrictions on the timing by which STOP conditions affect transmissions, so communications can be forcibly stopped at any time while in progress. (However, this is only when this RTC module is in receiver mode (data reception mode = SDA released).
  - \*3) When communicating with this RTC module, the series of operations from transmitting the START condition to transmitting the STOP condition should occur within 0.95 seconds. (A RESTART condition may be sent between a START condition and STOP condition, but even in such cases the series of operations from transmitting the START condition to transmitting the STOP condition should still occur within 0.95 seconds.)

If this series of operations requires 1 seconds or longer, the I<sup>2</sup>C bus interface will be automatically cleared and set to standby mode by this RTC module's bus timeout function. Note with caution that both write and read operations are invalid for communications that occur during or after this auto clearing operation. (When the read operation is invalid, all data that is read has a value of "1"). Restarting of communications begins with transfer of the START condition again

\*4) When communicating with this RTC module, wait at least 1.3 μs (see the tBUF rule) between transferring a STOP condition (to stop communications) and transferring the next START condition (to start the next round of communications).



- 13.9.3. Data transfers and acknowledge responses during I<sup>2</sup>C -BUS communications
  - 1) Data transfers

Data transfers are performed in 8-bit (1 byte) units once the START condition has occurred. There is no limit on the amount (bytes) of data that are transferred between the START condition and STOP condition. (However, the transfer time must be no longer than 0.95 seconds.)

The address auto increment function operates during both write and read operations. After address Fh, incrementation goes to address 0h.

Updating of data on the transmitter (transmitting side)'s SDA line is performed while the SCL line is at low level. The receiver (receiving side) receives data while the SCL line is at high level.



\* Note with caution that if the SDA data is changed while the SCL line is at high level, it will be treated as a START, RESTART, or STOP condition.

2) Data acknowledge response (ACK signal)

When transferring data, the receiver generates a confirmation response (ACK signal, low active) each time an 8-bit data segment is received. If there is no ACK signal from the receiver, it indicates that normal communication has not been established. (This does not include instances where the master device intentionally does not generate an ACK signal.)

Immediately after the falling edge of the clock pulse corresponding to the 8th bit of data on the SCL line, the transmitter releases the SDA line and the receiver sets the SDA line to low (= acknowledge) level.



After transmitting the ACK signal, if the Master remains the receiver for transfer of the next byte, the SDA is released at the falling edge of the clock corresponding to the 9th bit of data on the SCL line. Data transfer resumes when the Master becomes the transmitter.

When the Master is the receiver, if the Master does not send an ACK signal in response to the last byte sent from the slave, that indicates to the transmitter that data transfer has ended. At that point, the transmitter continues to release the SDA and awaits a STOP condition from the Master.

#### 13.9.4. Slave address

The I<sup>2</sup>C-BUS devices do not have any chip select or chip enable pins. All I<sup>2</sup>C-BUS devices are memorized with a fixed unique number in it. The chip selection on the I<sup>2</sup>C-BUS is executed, when the interface starts, the master device send the required slave address to all devices on the I<sup>2</sup>C-BUS. The receiving device only reacts for interfacing, when the required slave address is agreed with its own slave address.

In case, two RX-8571s are installed on a system, it is possible to select each device using DAS terminal logic level. Note that if more RX-8571s are installed, it is possible to access each device by using dynamic control to the DAS pins.

RX-8571 slave address

| DAS pin |   |   | Slave | e addi | ess |   |   |
|---------|---|---|-------|--------|-----|---|---|
| "H"     | 0 | 1 | 1     | 0      | 0   | 1 | 0 |
| "L"     | 1 | 0 | 1     | 0      | 0   | 0 | 1 |

During in actual data transmission, the transmitted data contains the slave address and the data with R/W (read/write) bit.

| Slave address ( DAS="L" ) |       |       |       |       |       |       |          |  |  |
|---------------------------|-------|-------|-------|-------|-------|-------|----------|--|--|
| bit 7                     | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0    |  |  |
| 1                         | 0     | 1     | 0     | 0     | 0     | 1     | R/W      |  |  |
|                           |       |       |       | -     |       |       | <b>≜</b> |  |  |

0 when write mode 1 when read mode

Page - 29

#### 13.9.5. System configuration

All ports connected to the I<sup>2</sup>C bus must be either open drain or open collector ports in order to enable AND connections to multiple devices.

SCL and SDA are both connected to the VDD line via a pull-up resistance. Consequently, SCL and SDA are both held at high level when the bus is released (when communication is not being performed).



Any device that controls the data transmission and data reception is defined as a "Master". and any device that is controlled by a master device is defined as a "Slave".

The device transmitting data is defined as a "Transmitter" and the device receiving data is defined as a receiver"

In the case of this RTC module, controllers such as a CPU are defined as master devices and the RTC module is defined as a slave device. When a device is used for both transmitting and receiving data, it is defined as either a transmitter or receiver depending on these conditions.

13.9.6. I<sup>2</sup>C bus protocol

In the following sequence descriptions, it is assumed that the CPU is the master and the RX-8581 is the slave.

1) Address specification write sequence

Since the RX-8571 includes an address auto increment function, once the initial address has been specified, the RX-8571 increments (by one byte) the receive address each time data is transferred.

- (1) CPU transfers start condition [S].
- (2) CPU transmits the RX-8571's slave address with the R/W bit set to write mode.
- (3) Check for ACK signal from RX-8571.
- (4) CPU transmits write address to RX-8571.
- (5) Check for ACK signal from RX-8571.
- (6) CPU transfers write data to the address specified at (4) above.
- (7) Check for ACK signal from RX-8571.
- (8) Repeat (6) and (7) if necessary. Addresses are automatically incremented.
- (9) CPU transfers stop condition [P].



2) Address specification read sequence

After using write mode to write the address to be read, set read mode to read the actual data.

- (1) CPU transfers start condition [S].
- (2) CPU transmits the RX-8571's slave address with the R/W bit set to write mode.
- (3) Check for ACK signal from RX-8571.
- (4) CPU transfers address for reading from 8571.
- (5) Check for ACK signal from RX-8571.

(6) CPU transfers RESTART condition [Sr] (in which case, CPU does not transfer a STOP condition [P]).

(7) CPU transfers RX-8571's slave address with the R/W bit set to read mode.

(8) Check for ACK signal from RX-8571 (from this point on, the CPU is the receiver and the RX-8571 is the transmitter).

(9) Data from address specified at (4) above is output by the RX-8571.

- (10) CPU transfers ACK signal to RX-8571.
- (11) Repeat (9) and (10) if necessary. Read addresses are automatically incremented.
- (12) CPU transfers ACK signal for "1".
- (13) CPU transfers stop condition [P].



3) Read sequence when address is not specified

Once read mode has been initially set, data can be read immediately. In such cases, the address for each read operation is the previously accessed address + 1.

(1) CPU transfers start condition [S].

(2) CPU transmits the RX-8571's slave address with the R/W bit set to read mode.

(3) Check for ACK signal from RX-8571 (from this point on, the CPU is the receiver and the RX-8571 is the transmitter).

(4) Data is output from the RX-8571 to the address following the end of the previously accessed address.

- (5) CPU transfers ACK signal to RX-8571.
- (6) Repeat (4) and (5) if necessary. Read addresses are automatically incremented in the RX-8571.
- (7) CPU transfers ACK signal for "1".

(8) CPU transfers stop condition [P].







## **EPSON TOYOCOM**

## **Application Manual**

#### AMERICA

EPSON ELECTRONICS AMERICA, INC.

| HEADQUARTER       | 2580 Orchard Parkway, San Jose, CA 95131, U.S.A.<br>Phone: (1)800-228-3964 (Toll free) : (1)408-922-0200 (Main)<br>Fax: (1)408-922-0238<br><u>http://www.eea.epson.com</u> |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Atlanta Office    | One Crown Center 1895 Phoenix Blvd. Suite 348 Atlanta,GA 30349<br>Phone: (1)800-228-3964 (Toll free) : (1)770-907-7667 (Main)<br>Fax: (1)781-246-5443                      |
| Chicago Office    | 1827 Walden Office Square. Suite 450 Schaumburg, IL 60173<br>Phone: (1)847-925-8350<br>Fax: (1)847 925-8965                                                                |
| El Segundo Office | 1960 E. Grand Ave., 2nd Floor, El Segundo, CA 90245, U.S.A.<br>Phone: (1)800-249-7730 (Toll free) : (1)310-955-5300 (Main)<br>Fax: (1)310-955-5400                         |

#### **EUROPE**

#### EPSON EUROPE ELECTRONICS GmbH

| HEADQUARTER | Riesstrasse 15, 80992 Munich, Germany               |
|-------------|-----------------------------------------------------|
|             | Phone: (49)-(0)89-14005-0 Fax: (49)-(0)89-14005-110 |
|             | http://www.epson-electronics.de                     |

#### ASIA

| T                                      |                         |                                                                                    |
|----------------------------------------|-------------------------|------------------------------------------------------------------------------------|
| I                                      | EPSON (China) CO., LTD. |                                                                                    |
| I                                      |                         | 7F, Jinbao Building No.89 Jinbao Street Dongcheng District, Beijing, China, 100005 |
| I                                      |                         | Phone: (86) 10-8522-1199 Fax: (86) 10-8522-1120                                    |
| I                                      |                         | http://www.epson.com.cn                                                            |
| I                                      | Shanghai Branch         | High-Tech Building,900 Yishan Road Shanghai 200233,China                           |
| I                                      | Ũ                       | Phone: (86) 21-5423-5577 Fax: (86) 21-5423-4677                                    |
| I                                      | Shenzhen Branch         | 12/F, Dawning Mansion,#12 Keji South Road, Hi-Tech Park,Shenzhen, China            |
| I                                      |                         | Phone: (86) 755-26993828 Fax: (86) 755-26993838                                    |
| EPSON HONG KONG LTD.                   |                         |                                                                                    |
| I                                      |                         | 20/F., Harbour Centre, 25 Harbour Road, Wanchai,Hong kong                          |
| I                                      |                         | Phone: (852) 2585-4600 Fax: (852) 2827-2152                                        |
| I                                      |                         | http://www.epson.com.hk                                                            |
| EPSON TAIWAN TECHNOLOGY & TRADING LTD. |                         | OGY & TRADING LTD.                                                                 |
| I                                      |                         | 14F, No.7, Song Ren Road, Taipei 110                                               |
| I                                      |                         | Phone: (886) 2-8786-6688 Fax: (886)2-8786-6660                                     |
| I                                      |                         | http://www.epson.com.tw                                                            |
| EPSON SINGAPORE PTE. LTD.              |                         |                                                                                    |
| I                                      |                         | No 1 HarbourFront Place, #03-02 HarbourFront Tower One, Singapore 098633.          |
| I                                      |                         | Phone: (65)- 6586-5500 Fax: (65) 6271-3182                                         |
| I                                      |                         | http://www.epson.com.sg                                                            |
| SEIKO EPSON CORPORATION KOREA Office   |                         |                                                                                    |
| I                                      |                         | 50F, KLI 63 Building,60 Yoido-dong, Youngdeungpo-Ku, Seoul, 150-763, Korea         |
| I                                      |                         | Phone: (82) 2-784-6027 Fax: (82) 2-767-3677                                        |
| I                                      |                         | http://www.epson-device.co.kr                                                      |
| I                                      | Gumi Branch Office      | 2F, Grand Bldg,457-4, Songjeong-dong Gumi-City,Gyongsangbuk-Do,                    |
| I                                      |                         | 730-090, Korea                                                                     |
| I                                      |                         | Phone: (82) 54-454-6027 Fax: (82) 54-454-6093                                      |
| 1                                      |                         |                                                                                    |
| 1                                      |                         |                                                                                    |
| 1                                      |                         |                                                                                    |
| I                                      |                         |                                                                                    |

EPSON TOYOCOM CORPORATION

Distributor